











CDCLVD1208

SCAS899A - AUGUST 2010-REVISED OCTOBER 2016

## CDCLVD1208 2:8 Low Additive Jitter LVDS Buffer

#### **Features**

- 2:8 Differential Buffer
- Low Additive Jitter: < 300-fs RMS in 10-kHz to 20-MHz
- Low Output Skew of 45 ps (Maximum)
- Universal Inputs Accept LVDS, LVPECL, and LVCMOS
- Selectable Clock Inputs Through Control Pin
- 8 LVDS Outputs, ANSI EIA/TIA-644A Standard Compatible
- Clock Frequency: Up to 800 MHz
- Device Power Supply: 2.375 V to 2.625 V
- LVDS Reference Voltage,  $V_{AC\_REF}$ , Available for Capacitive Coupled Inputs
- Industrial Temperature Range: -40°C to 85°C
- Packaged in 5-mm x 5-mm, 28-Pin VQFN (RHD)
- ESD Protection Exceeds 3-kV HBM, 1-kV CDM

### Applications

- Telecommunications and Networking
- Medical Imaging
- Test and Measurement Equipment
- Wireless Communications
- General-Purpose Clocking

### 3 Description

The CDCLVD1208 clock buffer distributes one of two selectable clock inputs (INO and IN1) to 8 pairs of differential LVDS clock outputs (OUT0 through OUT7) with minimum skew for clock distribution. The CDCLVD1208 can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD1208 is specifically designed for driving 50- $\Omega$  transmission lines. In case of driving the inputs in single-ended mode, the appropriate bias voltage, V<sub>AC REF</sub>, must be applied to the unused negative input pin.

The IN\_SEL pin selects the input which is routed to the outputs. If this pin is left open, it disables the outputs (static). The part supports a fail-safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 2.5-V supply environment and is characterized from -40°C to 85°C (ambient temperature). The CDCLVD1208 is packaged in small, 28-pin, 5-mm × 5-mm VQFN package.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| CDCLVD1208  | VQFN (28) | 5.00 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Application Example



Copyright © 2016, Texas Instruments Incorporated



### **Table of Contents**

| 1 | Features 1                             |    | 8.4 Device Functional Modes                          | 10 |
|---|----------------------------------------|----|------------------------------------------------------|----|
| 2 | Applications 1                         | 9  | Application and Implementation                       | 13 |
| 3 | Description 1                          |    | 9.1 Application Information                          | 13 |
| 4 | Revision History2                      |    | 9.2 Typical Application                              | 13 |
| 5 | Pin Configuration and Functions3       | 10 | Power Supply Recommendations                         | 15 |
| 6 | Specifications4                        | 11 | Layout                                               | 16 |
| • | 6.1 Absolute Maximum Ratings 4         |    | 11.1 Layout Guidelines                               | 16 |
|   | 6.2 ESD Ratings                        |    | 11.2 Layout Example                                  | 16 |
|   | 6.3 Recommended Operating Conditions 4 |    | 11.3 Thermal Considerations                          | 16 |
|   | 6.4 Thermal Information                | 12 | Device and Documentation Support                     | 17 |
|   | 6.5 Electrical Characteristics5        |    | 12.1 Documentation Support                           | 17 |
|   | 6.6 Timing Requirements                |    | 12.2 Receiving Notification of Documentation Updates | 17 |
|   | 6.7 Typical Characteristics            |    | 12.3 Community Resources                             | 17 |
| 7 | Parameter Measurement Information 8    |    | 12.4 Trademarks                                      | 17 |
| 8 | Detailed Description 10                |    | 12.5 Electrostatic Discharge Caution                 | 17 |
|   | 8.1 Overview                           |    | 12.6 Glossary                                        | 17 |
|   | 8.2 Functional Block Diagram 10        | 13 | Mechanical, Packaging, and Orderable                 |    |
|   | 8.3 Feature Description                |    | Information                                          | 17 |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

### Changes from Original (August 2010) to Revision A

**Page** 

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and 



## 5 Pin Configuration and Functions



**Pin Functions** 

| PIN       |                      | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                            |
|-----------|----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| NO.       | NAME                 | ITPE                | DESCRIPTION                                                                                                            |
| 1, 14     | GND                  | G                   | Device ground                                                                                                          |
| 2, 3      | OUTP7, OUTN7         | 0                   | Differential LVDS output pair number 7                                                                                 |
| 4         | IN_SEL               | I                   | Input Selection with an internal 200-kΩ pullup and pulldown, selects input port; (See Table 1)                         |
| 5, 6      | INP1, INN1           | I                   | Differential redundant input pair or single-ended input                                                                |
| 7         | V <sub>AC_REF1</sub> | 0                   | Bias voltage output for capacitive coupled inputs. If used, TI recommends using a 0.1-µF capacitor to GND on this pin. |
| 8, 15, 28 | $V_{CC}$             | Р                   | 2.5-V supplies for the device                                                                                          |
| 9, 10     | INP0, INN0           | I                   | Differential input pair or single-ended input                                                                          |
| 11        | $V_{AC\_REF0}$       | 0                   | Bias voltage output for capacitive coupled inputs. If used, TI recommends using a 0.1-µF capacitor to GND on this pin. |
| 12, 13    | OUTP0, OUTN0         | 0                   | Differential LVDS output pair number 0                                                                                 |
| 16, 17    | OUTP1, OUTN1         | 0                   | Differential LVDS output pair number 1                                                                                 |
| 18, 19    | OUTP2, OUTN2         | 0                   | Differential LVDS output pair number 2                                                                                 |
| 20, 21    | OUTP3, OUTN3         | 0                   | Differential LVDS output pair number 3                                                                                 |
| 22, 23    | OUTP4, OUTN4         | 0                   | Differential LVDS output pair number 4                                                                                 |
| 24, 25    | OUTP5, OUTN5         | 0                   | Differential LVDS output pair number 5                                                                                 |
| 26, 27    | OUTP6, OUTN6         | 0                   | Differential LVDS output pair number 6                                                                                 |

(1) G = Ground, I = Input, O = Output, P = Power



### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                | MIN     | MAX                   | UNIT |
|------------------------------------------------|---------|-----------------------|------|
| Supply voltage, V <sub>CC</sub>                | -0.3    | 2.8                   | V    |
| Input voltage, V <sub>I</sub>                  | -0.2    | $V_{CC} + 0.2$        | V    |
| Output voltage, V <sub>O</sub>                 | -0.2    | V <sub>CC</sub> + 0.2 | V    |
| Driver short-circuit current, I <sub>OSD</sub> | See (2) |                       |      |
| Storage temperature, T <sub>stg</sub>          | -65     | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Flectrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         |       | \ /  |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | >1000 | V    |

<sup>(1)</sup> Human Body Model, 1.5-kΩ, 100-pF

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                       | MIN   | TYP | MAX   | TINU |
|----------------|-----------------------|-------|-----|-------|------|
| $V_{CC}$       | Device supply voltage | 2.375 | 2.5 | 2.625 | V    |
| T <sub>A</sub> | Ambient temperature   | -40   |     | 85    | ٥    |

### 6.4 Thermal Information

|                      |                                              | CDCLVD1208 |      |  |  |  |  |  |  |
|----------------------|----------------------------------------------|------------|------|--|--|--|--|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                |            |      |  |  |  |  |  |  |
|                      |                                              | 28 PINS    |      |  |  |  |  |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 34         | °C/W |  |  |  |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 27         | °C/W |  |  |  |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 9          | °C/W |  |  |  |  |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.4        | °C/W |  |  |  |  |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 8          | °C/W |  |  |  |  |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 4          | °C/W |  |  |  |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: CDCLVD1208

<sup>(2)</sup> The output can handle the permanent short.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

 $V_{CC}$  = 2.375 V to 2.625 V and  $T_{A}$  =  $-40^{\circ}C$  to  $85^{\circ}C$  (unless otherwise noted)

|                                | PARAMETER                                          | TEST CONDITIONS                                                      | MIN                   | TYP                 | MAX                   | UNIT            |
|--------------------------------|----------------------------------------------------|----------------------------------------------------------------------|-----------------------|---------------------|-----------------------|-----------------|
| IN_SEL CO                      | ONTROL INPUT CHARACTERISTICS                       |                                                                      |                       |                     |                       |                 |
| V <sub>dI3</sub>               | 3-state input                                      | Open                                                                 | 0.                    | 5 × V <sub>CC</sub> |                       | V               |
| $V_{dlH}$                      | Input high voltage                                 |                                                                      | 0.7 × V <sub>CC</sub> |                     |                       | V               |
| $V_{dIL}$                      | Input low voltage                                  |                                                                      |                       |                     | 0.2 × V <sub>CC</sub> | V               |
| I <sub>dIH</sub>               | Input high current                                 | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V                 |                       |                     | 30                    | μΑ              |
| I <sub>dIL</sub>               | Input low current                                  | V <sub>CC</sub> = 2.625 V, V <sub>IL</sub> = 0 V                     |                       |                     | -30                   | μA              |
| R <sub>pull(IN_SEL)</sub>      | Input pullup and pulldown resistors                |                                                                      |                       | 200                 |                       | kΩ              |
|                                | MOS (SEE Figure 5) INPUT CHARACTERISTI             | cs                                                                   | 1                     |                     |                       |                 |
| f <sub>IN</sub>                | Input frequency                                    |                                                                      |                       |                     | 200                   | MHz             |
| $V_{th}$                       | Input threshold voltage                            | External threshold voltage applied to complementary input            | 1.1                   |                     | 1.5                   | V               |
| V <sub>IH</sub>                | Input high voltage                                 |                                                                      | V <sub>th</sub> + 0.1 |                     | V <sub>CC</sub>       | V               |
| V <sub>IL</sub>                | Input low voltage                                  |                                                                      | 0                     |                     | $V_{th} - 0.1$        | V               |
| I <sub>IH</sub>                | Input high current                                 | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V                 |                       |                     | 10                    | μA              |
| I <sub>IL</sub>                | Input low current                                  | V <sub>CC</sub> = 2.625 V, V <sub>IL</sub> = 0 V                     |                       |                     | -10                   | μA              |
| ΔV/ΔΤ                          | Input edge rate                                    | 20% to 80%                                                           | 1.5                   |                     |                       | V/ns            |
| C <sub>IN</sub>                | Input capacitance                                  |                                                                      |                       | 2.5                 |                       | pF              |
| DIFFEREN                       | TIAL INPUT CHARACTERISTICS                         |                                                                      |                       |                     |                       |                 |
| f <sub>IN</sub>                | Input frequency                                    | Clock input                                                          |                       |                     | 800                   | MHz             |
| V <sub>IN, DIFF</sub>          | Differential input voltage peak-to-peak            | V <sub>ICM</sub> = 1.25 V                                            | 0.3                   |                     | 1.6                   | $V_{PP}$        |
| V <sub>ICM</sub>               | Input common-mode voltage                          | V <sub>IN, DIFF, PP</sub> > 0.4 V                                    | 1                     |                     | V <sub>CC</sub> - 0.3 | V               |
| I <sub>IH</sub>                | Input high current                                 | V <sub>CC</sub> = 2.625 V, V <sub>IH</sub> = 2.625 V                 |                       |                     | 10                    | μA              |
| I <sub>IL</sub>                | Input low current                                  | V <sub>CC</sub> = 2.625, V <sub>IL</sub> = 0 V                       |                       |                     | -10                   | μΑ              |
| ΔV/ΔΤ                          | Input edge rate                                    | 20% to 80%                                                           | 0.75                  |                     |                       | V/ns            |
| C <sub>IN</sub>                | Input capacitance                                  |                                                                      |                       | 2.5                 |                       | pF              |
|                                | PUT CHARACTERISTICS                                |                                                                      |                       |                     |                       |                 |
| V <sub>OD</sub>                | Differential output voltage magnitude              | $V_{IN, DIFF, PP} = 0.3 \text{ V}, R_L = 100 \Omega$                 | 250                   |                     | 450                   | mV              |
| $\Delta V_{OD}$                | Change in differential output voltage magnitude    | $V_{\text{IN, DIFF, PP}} = 0.3 \text{ V, R}_{\text{L}} = 100 \Omega$ | -15                   |                     | 15                    | mV              |
| V <sub>OC(SS)</sub>            | Steady-state common-mode output voltage            | $V_{IN, DIFF, PP} = 0.3 \text{ V}, R_L = 100 \Omega$                 | 1.1                   |                     | 1.375                 | V               |
| $\Delta V_{OC(SS)}$            | Steady-state common-mode output voltage            | $V_{IN, DIFF, PP} = 0.6 \text{ V}, R_L = 100 \Omega$                 | -15                   |                     | 15                    | mV              |
| $V_{ring}$                     | Output overshoot and undershoot                    | Percentage of output amplitude V <sub>OD</sub>                       |                       |                     | 10%                   |                 |
| Vos                            | Output AC common mode                              | $V_{IN, DIFF, PP} = 0.6 \text{ V}, R_L = 100 \Omega$                 |                       | 40                  | 70                    | ${\rm mV_{PP}}$ |
| Ios                            | Short-circuit output current                       | $V_{OD} = 0 V$                                                       |                       |                     | ±24                   | mA              |
| t <sub>PD</sub>                | Propagation delay                                  | $V_{IN, DIFF, PP} = 0.3 V$                                           |                       | 1.5                 | 2.5                   | ns              |
| t <sub>SK, PP</sub>            | Part-to-part Skew                                  |                                                                      |                       |                     | 600                   | ps              |
| t <sub>SK, O</sub>             | Output skew                                        |                                                                      |                       | -                   | 45                    | ps              |
| t <sub>SK,P</sub>              | Pulse skew (with 50% duty cycle input)             | Crossing-point-to-crossing-point distortion                          | -50                   |                     | 50                    | ps              |
| t <sub>RJIT</sub>              | Random additive jitter (with 50% duty cycle input) | Edge speed 0.75 V/ns,<br>10 kHz to 20 MHz                            |                       |                     | 0.3                   | ps,<br>RMS      |
| t <sub>R</sub> /t <sub>F</sub> | Output rise and fall time                          | 20% to 80%, 100 Ω, 5 pF                                              | 50                    |                     | 300                   | ps              |
| I <sub>CCSTAT</sub>            | Static supply current                              | Outputs unterminated, f = 0 Hz                                       |                       | 17                  | 28                    | mA              |
| I <sub>CC100</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 100 MHz$                      |                       | 62                  | 84                    | mA              |
| I <sub>CC800</sub>             | Supply current                                     | All outputs, $R_L = 100 \Omega$ , $f = 800 \text{ MHz}$              |                       | 87                  | 111                   | mA              |
| V <sub>AC_REF</sub> Cl         | HARACTERISTICS                                     |                                                                      |                       |                     |                       |                 |
| V <sub>AC_REF</sub>            | Reference output voltage                           | $V_{CC} = 2.5 \text{ V I}_{load} = 100 \mu\text{A}$                  | 1.1                   | 1.25                | 1.35                  | V               |



## 6.6 Timing Requirements

|                     |                                              | MIN NOM | MAX UNIT |
|---------------------|----------------------------------------------|---------|----------|
| ADDITIVE            | PHASE NOISE FOR 100-MHZ CLOCK                |         |          |
| phn <sub>100</sub>  | Phase noise at 100-Hz offset                 | -132.9  | dBc/Hz   |
| phn <sub>1k</sub>   | Phase noise at 1-kHz offset                  | -138.8  | dBc/Hz   |
| phn <sub>10k</sub>  | Phase noise at 10-kHz offset                 | -147.4  | dBc/Hz   |
| phn <sub>100k</sub> | Phase noise at 100-kHz offset                | -153.6  | dBc/Hz   |
| phn <sub>1M</sub>   | Phase noise at 1-MHz offset                  | -155.2  | dBc/Hz   |
| phn <sub>10M</sub>  | Phase noise at 10-MHz offset                 | -156.2  | dBc/Hz   |
| phn <sub>20M</sub>  | Phase noise at 20-MHz offset                 | -156.6  | dBc/Hz   |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz | 171     | fs, RMS  |
|                     | PHASE NOISE FOR 737.27-MHZ CLOCK             |         |          |
| phn <sub>100</sub>  | Phase noise at 100-Hz offset                 | -80.2   | dBc/Hz   |
| phn <sub>1k</sub>   | Phase noise at 1-kHz offset                  | -114.3  | dBc/Hz   |
| phn <sub>10k</sub>  | Phase noise at 10-kHz offset                 | -138    | dBc/Hz   |
| phn <sub>100k</sub> | Phase noise at 100-kHz offset                | -143.9  | dBc/Hz   |
| phn <sub>1M</sub>   | Phase noise at 1-MHz offset                  | -145.2  | dBc/Hz   |
| phn <sub>10M</sub>  | Phase noise at 10-MHz offset                 | -146.5  | dBc/Hz   |
| phn <sub>20M</sub>  | Phase noise at 20-MHz offset                 | -146.6  | dBc/Hz   |
| t <sub>RJIT</sub>   | Random additive jitter from 10 kHz to 20 MHz | 65      | fs, RMS  |

Submit Documentation Feedback

Copyright © 2010–2016, Texas Instruments Incorporated



### 6.7 Typical Characteristics



### 7 Parameter Measurement Information



Figure 3. LVDS Output DC Configuration During Device Test



Figure 4. LVDS Output AC Configuration During Device Test



Figure 5. DC-Coupled LVCMOS Input During Device Test



Figure 6. Output Voltage and Rise/Fall Time





- A. Output skew is calculated as the greater of the following: the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> (n = 0, 1, 2, ..7)
- B. Part to part skew is calculated as the greater of the following: the difference between the fastest and the slowest t<sub>PLHn</sub> or the difference between the fastest and the slowest t<sub>PHLn</sub> across multiple devices (n = 0, 1, 2, ..7)

Figure 7. Output Skew and Part-to-Part Skew



Figure 8. Output Overshoot and Undershoot



Figure 9. Output AC Common Mode



### 8 Detailed Description

#### 8.1 Overview

The CDCLVD1208 LVDS drivers use CMOS transistors to control the output current. Therefore, proper biasing and termination are required to ensure correct operation of the device and to maximize signal integrity.

The proper LVDS termination for signal integrity over two  $50-\Omega$  lines is  $100~\Omega$  between the outputs on the receiver end. Either DC-coupled termination or AC-coupled termination can be used for LVDS outputs. TI recommends placing a termination resistor close to the receiver. If the receiver is internally biased to a voltage different than the output common-mode voltage of the CDCLVD1208, AC-coupling must be used. If the LVDS receiver has internal  $100-\Omega$  termination, external termination must be omitted.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

The CDCLVD1208 is a low additive jitter LVDS fan-out buffer that can generate eight copies of two selectable LVPECL, LVDS, or LVCMOS inputs. The CDCLVD1208 can accept reference clock frequencies up to 800 MHz while providing low output skew.

#### 8.4 Device Functional Modes

The two inputs of the CDCLVD1208 are internally muxed together and can be selected through the control pin (see Table 1). Unused inputs and outputs can be left floating to reduce overall component cost. Both AC- and DC-coupling schemes can be used with the CDCLVD1208 to provide greater system flexibility.



| Table 1. | Input | Selection | Table |
|----------|-------|-----------|-------|
|----------|-------|-----------|-------|

| IN_SEL | ACTIVE CLOCK INPUT |
|--------|--------------------|
| 0      | INP0, INN0         |
| 1      | INP1, INN1         |
| Open   | None (1)           |

(1) The input buffers are disabled and the outputs are static.

#### 8.4.1 LVDS Output Termination

Unused outputs can be left open without connecting any trace to the output pins.

The CDCLVD1208 can be connected to LVDS receiver inputs with DC- and AC-coupling as shown in Figure 10 and Figure 11 (respectively).



Figure 10. Output DC Termination



Figure 11. Output AC Termination (With the Receiver Internally Biased)

### 8.4.2 Input Termination

The CDCLVD1208 inputs can be interfaced with LVDS, LVPECL, or LVCMOS drivers.

LVDS drivers can be connected to CDCLVD1208 inputs with DC- and AC-coupling as shown Figure 12 and Figure 13 (respectively).



Figure 12. LVDS Clock Driver Connected to CDCLVD1208 Input (DC-Coupled)

Copyright © 2010–2016, Texas Instruments Incorporated



Figure 13. LVDS Clock Driver Connected to CDCLVD1208 Input (AC-Coupled)

Figure 14 shows how to connect LVPECL inputs to the CDCLVD1208. The series resistors are required to reduce the LVPECL signal swing if the signal swing is  $>1.6 \text{ V}_{PP}$ .



Figure 14. LVPECL Clock Driver Connected to CDCLVD1208 Input

Figure 15 illustrates how to couple a 2.5-V LVCMOS clock input to the CDCLVD1208 directly. The series resistance,  $R_S$ , must be placed close to the LVCMOS driver if required. 3.3-V LVCMOS clock input swing must be limited to  $V_{IH} \le V_{CC}$ .



Figure 15. 2.5-V LVCMOS Clock Driver Connected to CDCLVD1208 Input

For unused input, TI recommends grounding both input pins (INP, INN) using 1-k $\Omega$  resistors.



## 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The CDCLVD1208 is a low additive jitter universal to LVDS fan-out buffer with 2 selectable inputs. The small package, low output skew, and low additive jitter make for a flexible device in demanding applications.

### 9.2 Typical Application



Copyright © 2010, Texas instruments incorporated

Figure 16. Fan-Out Buffer for Line Card Application

Copyright © 2010–2016, Texas Instruments Incorporated



### **Typical Application (continued)**

#### 9.2.1 Design Requirements

The CDCLVD1208 shown in Figure 16 is configured to select two inputs: a 156.25-MHz LVDS clock from the backplane, or a secondary 156.25-MHz LVCMOS 2.5-V oscillator. The LVDS clock is AC-coupled and biased using the integrated reference voltage generator. A resistor divider is used to set the threshold voltage correctly for the LVCMOS clock. 0.1- $\mu$ F capacitors are used to reduce noise on both V<sub>AC\_REF</sub> and SECREF\_N. Either input signal can be then fanned out to desired devices, as shown. The configuration example is driving 4 LVDS receivers in a line card application with the following properties:

- The PHY device is capable of DC-coupling with an LVDS driver such as the CDCLVD1208. This PHY device features internal termination so no additional components are required for proper operation.
- The ASIC LVDS receiver features internal termination and operates at the same common-mode voltage as the CDCLVD1208. Again, no additional components are required.
- The FPGA requires external AC-coupling, but has internal termination. 0.1-µF capacitors are placed to provide AC-coupling. Similarly, the CPU is internally terminated, and requires only external AC-coupling capacitors.
- The unused outputs of the CDCLVD1208 are left floating.

### 9.2.2 Detailed Design Procedure

See *Input Termination* for proper input terminations, dependent on single-ended or differential inputs.

See LVDS Output Termination for output termination schemes depending on the receiver application.

Unused outputs can be left floating.

In this example, the PHY, ASIC, and FPGA or CPU require different schemes. Power supply filtering and bypassing is critical for low-noise applications.

See *Power Supply Recommendations* for recommended filtering techniques. A reference layout is provided in *Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board* (SCAU043).

#### 9.2.3 Application Curves

The CDCLVD12xx's low additive noise is shown in this line card application. The low noise 156.25-MHz source with 67-fs RMS jitter drives the CDCLVD12xx, resulting in 80-fs RMS when integrated from 12 kHz to 20 MHz. The resultant additive jitter is a low 44-fs RMS for this configuration.



Figure 17. CDCLVD12xx Reference Phase Noise, 67-fs RMS (12 kHz to 20 MHz)



Figure 18. CDCLVD12xx Output Phase Noise, 80-fs RMS (12 kHz to 20 MHz)

Submit Documentation Feedback

Copyright © 2010–2016, Texas Instruments Incorporated



### 10 Power Supply Recommendations

High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, it is essential to reduce noise from the system power supply, especially when jitter or phase noise is critical to applications.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the low impedance path for high-frequency noise and guard the power-supply system against the induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, they must be placed close to the power-supply pins and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1-µF) bypass capacitors as there are supply pins in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock driver; these beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with low DC-resistance because it is imperative to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply pins that is greater than the minimum voltage required for proper operation.

Figure 19 shows this recommended power-supply decoupling method.



Figure 19. Power Supply Decoupling

Copyright © 2010–2016, Texas Instruments Incorporated



### 11 Layout

#### 11.1 Layout Guidelines

For reliability and performance reasons, the die temperature must be limited to a maximum of 125°C.

The device package has an exposed pad that provides the primary heat removal path to the printed-circuit board (PCB). To maximize the heat dissipation from the package, a thermal landing pattern including multiple vias to a ground plane must be incorporated into the PCB within the footprint of the package. The thermal pad must be soldered down to ensure adequate heat conduction to of the package. Figure 20 shows a recommended land and via pattern.

### 11.2 Layout Example



Figure 20. Recommended PCB Layout

#### 11.3 Thermal Considerations

The CDCLVD1208 supports high temperatures on the printed-circuit board (PCB) measured at the thermal pad. The system designer must ensure that the maximum junction temperature is not exceeded.  $\Psi_{JB}$  can allow the system designer to measure the board temperature with a fine gauge thermocouple and back calculate the junction temperature using Equation 1. Note that  $\Psi_{JB}$  is close to  $R_{\theta JB}$  as 75% to 95% of a device's heat is dissipated by the PCB.

$$T_{J} = T_{PCB} + (\Psi_{JB} \times Power)$$
 (1)

#### Example:

Calculation of the junction-lead temperature with a 4-layer JEDEC test board using four thermal vias:

 $T_{PCB} = 105^{\circ}C$ 

 $\Psi_{JB} = 8^{\circ}C/W$ 

Power<sub>inclTerm</sub> =  $I_{max} \times V_{max}$  = 111 mA × 2.625 V = 291.4 mW (maximum power consumption including termination resistors)

Power<sub>exclTerm</sub> = 275.2 mW (maximum power consumption excluding termination resistors, see *Power Consumption of LVPECL and LVDS* (SLYT127) for further details)

 $\Delta T_J = \Psi_{JB} \times Power_{exclTerm} = 8^{\circ}C/W \times 275.2 \text{ mW} = 2.2^{\circ}C$ 

 $T_J = \Delta T_J + T_{Chassis} = 2.2^{\circ}C + 105^{\circ}C = 107.2^{\circ}C$  (maximum junction temperature of 125°C is not violated)

Further information can be found at Semiconductor and IC Package Thermal Metrics (SPRA953) and Using Thermal Calculation Tools for Analog Components (SLUA566).



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Low-Additive Jitter, Four LVDS Outputs Clock Buffer Evaluation Board (SCAU043)
- Power Consumption of LVPECL and LVDS (SLYT127)
- Semiconductor and IC Package Thermal Metrics (SPRA953)
- Using Thermal Calculation Tools for Analog Components (SLUA556)

#### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2010–2016, Texas Instruments Incorporated



### PACKAGE OPTION ADDENDUM

24-Feb-2016

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|-------------------------|---------|
| CDCLVD1208RHDR   | ACTIVE | VQFN         | RHD                | 28   | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCLVD<br>1208          | Samples |
| CDCLVD1208RHDT   | ACTIVE | VQFN         | RHD                | 28   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCLVD<br>1208          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

24-Feb-2016

| no event shall TI's liability arising out | of such information exceed the total purchase p | ice of the TI part(s) at issue in this docume | ent sold by TI to Customer on an annual basis. |
|-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------|
|-------------------------------------------|-------------------------------------------------|-----------------------------------------------|------------------------------------------------|

## PACKAGE MATERIALS INFORMATION

www.ti.com 12-Feb-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCLVD1208RHDR | VQFN            | RHD                | 28 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |
| CDCLVD1208RHDT | VQFN            | RHD                | 28 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q2               |

www.ti.com 12-Feb-2019



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCLVD1208RHDR | VQFN         | RHD             | 28   | 3000 | 350.0       | 350.0      | 43.0        |
| CDCLVD1208RHDT | VQFN         | RHD             | 28   | 250  | 210.0       | 185.0      | 35.0        |

5 x 5 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



- NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
  - B. This drawing is subject to change without notice.
  - C. QFN (Quad Flatpack No-Lead) Package configuration.
  - D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
  - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
  - F. Falls within JEDEC MO-220.



## RHD (S-PVQFN-N28)

## PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4206358-2/L 05/15

NOTE: All linear dimensions are in millimeters



# RHD (S-PVQFN-N28)

## PLASTIC QUAD FLATPACK NO-LEAD



#### NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated